›› 2014, Vol. 27 ›› Issue (5): 51-.

• Articles • Previous Articles     Next Articles

Implementation of Irregular LDPC Code Encoder FPGA

XU Wei,YU Pai   

  1. (School of Information and Communication Engineering,Harbin Engineering University,Harbin 150001,China)
  • Online:2014-05-15 Published:2014-05-14


This article implements the rules of a kind of low density parity check code (LDPC) on hardware.Under the condition of certain constraints,a check matrix structure is used to reduce the encoding complexity of LDPC codes.The design principle,structure and basic composition of the encoder are given.All module functions in the entire coding process are achieved using FPGA Verilog hardware description language on the Quartus  9.0 software platform and the ALTERA Cyclone series EP1C6Q240C8N as the hardware platform.Matlab simulation verifies the correctness of the encoding results.This encoding scheme can be flexibly applied to systems of different code lengths.

Key words: &pi, rotation of LDPC codes;irregular;FPGA;Verilog

CLC Number: 

  • TN762