[1] CHUANG P, LI D, SACHDEV M. A Low-power High-performance Single-cycle Tree-based 64-bit Binary Comparator [J]. IEEE Transactions on Circuits and Systems II: Express Briefs, 2012, 59(2): 108-112.
[2] KESHAVARZIAN P. Novel and General Carbon Nanotube FET-based Circuit Designs to Implement all of the 39 Ternary Functions without Mathematical Operations [J]. Microelectronics Journal, 2013, 44(9): 794-801.
[3] ZENG X, WANG P. Design of Low Power Ternary Magnitude Comparator Based on Multi-valued Switch-signal Theory[C]//Proceedings of the Asia-Pacific Information Processing Conference. Piscataway: IEEE, 2009: 258-261.
[4] 梅凤娜. 三值钟控绝热时序电路研究 [D]. 宁波: 宁波大学, 2012.
[5] 魏齐良. 基于单电子晶体管结构电路设计和三值电路设计 [D]. 杭州: 浙江大学, 2013.
[6] GOWRI SANKAR P A, UDHAYAKUMAR K. A Novel Carbon Nanotube Field Effect Transistor Based Arithmetic Computing Circuit for Low-power Analog Signal Processing Application [C]//Proceedings of the 7th International Conference Interdisciplinarity in Engineering. Romania: Procedia Technology, 2014: 154-162.
[7] 张岩, 杨银堂. 一种新型分布式互连线功耗优化模型 [J]. 西安电子科技大学学报, 2014, 41(4): 36-40.
ZHANG Yan, YANG Yintang. Novel Distributed Optimal Interconnection Power Model [J]. Journal of Xidian University, 2014, 41(4): 36-40.
[8] LIN S, KIM Y B, LOMBARDI F. CNTFET-based Design of Ternary Logic Gates and Arithmetic Circuits [J]. IEEE Transactions on Nanotechnology, 2011, 10(2): 217-225.
[9] NAN H Q, CHOI K. Novel Ternary Logic Design Based on CNFET [C]//Proceedings of the 2010 International SoC Design Conference. Piscataway: IEEE Computer Society, 2010: 115-118.
[10] 许宝卉, 柴春吉. 五变量和六变量卡诺图的化简法 [J]. 河东学刊, 1999, 17(6): 31-32.
XU Baohui, CHAI Chunji. Simplifying Method of Five Variables and Six Variables of Kano Graphs [J]. Journal of Yuncheng Advance Training College, 1999, 17(6): 31-32.
[11] VUDADHA C, PHANEENDRA P S, MAKKENA G, et al. Design of CNFET Based Ternary Comparator Using Grouping Logic [C]//2012 IEEE Faible Tension Faible Consommation. Piscataway: IEEE Computer Society, 2012: 6231748.
[12] LIN S, KIM Y B, LOMBARDI F. Design of a Ternary Memory Cell Using CNTFETs [J]. IEEE Transactions on Nanotechnology, 2012, 11(5): 1019-1025.
[13] ATIENZA D, BOBBA S K, POLI M, et al. System-level Design for Nano-electronics [C]//Proceedings of the 14th IEEE International Conference on Electronics, Circuits and Systems. Piscataway: IEEE, 2007: 747-751.
[14] NAVI K, SAJEDI H H, MIRZAEE R F, et al. High-speed Full Adder Based on Minority Function and Bridge Style for Nanoscale [J]. Integration, the VLSI Journal, 2011, 44(3): 155-162. |