[1] SHUKLA R, RAY K C. Low Latency Hybrid CORDIC Algorithm[J]. IEEE Transactions on Computers, 2014, 63(12): 3066-3078.
[2] PRASAD N, TRIPATHY M R, DAS A D, et al. Efficient VLSI Implementation of CORDIC Based Direct Digital Synthesizer[J]. Advances in Intelligent Systems and Computing, 2015, 308(1): 597-603.
[3] 刘马良, 朱樟明, 郭旭龙, 等. 一种4路内插CORDIC的14位吉赫兹DDS IP核[J]. 西安电子科技大学学报, 2013, 40(6): 62-66.
LIU Maliang, ZHU Zhangming, GUO Xulong, et al. 4-channel-interpolated 14-bit High Speed CORDIC DDS IP Core[J]. Journal of Xidian University, 2013, 40(6): 62-66.
[4] MUNOZ S D, HORMIGO J. High-throughput FPGA Implementation of QR Decomposition[J]. IEEE Transactions on Circuits and Systems Ⅱ: Express Briefs, 2015, 62(9): 861-865.
[5] KHURSHID B, MIR R N, KUMAR A, et al. A Hybrid-radix Approach for Efficient Implementation of Unfolded CORDIC Architectures for FPGA Platforms [C]//Proceedings of the 2014 International Conference on Signal Processing and Integrated Networks. Piscataway: IEEE , 2014: 453-457.
[6] RAO P R, CHAKRABARTI I. High-performance Compensation Technique for the Radix-4 CORDIC Algorithm[J]. IEE Proceedings: Computers and Digital Techniques, 2002, 149(5): 219-228.
[7] HU Y H, CHERN H H M. A Novel Implementation of CORDIC Algorithm Using Backward Angle Recoding(BAR)[J]. IEEE Transactions on Computers, 1996, 45(12): 1370-1378.
[8] 徐成, 秦云川, 李肯立, 等. 免缩放因子双步旋转 CORDIC算法[J]. 电子学报, 2014, 42(7): 1441-1445.
XU Cheng, QIN Yunchuan, LI Kenli, et al. Double-step Scaling Free CORDIC[J]. Acta Electronica Sinica, 2014, 42(7): 1441-1445.
[9] AGGARWAL S, MEHER P K, KHARE K. Concept, Design, and Implementation of Reconfigurable CORDIC[J]. IEEE Transactions on Very Large Scale Integration(VLSI) Systems, 2016, 24(4): 1588-1592.
[10] 张朝柱, 韩吉南, 燕慧智. 高速高精度固定角度旋转CORDIC算法的设计与实现[J]. 电子学报, 2016, 44(2): 485-490.
ZHANG Chaozhu, HAN Jinan, YAN Zhihui. Design and Implementation of CORDIC Algorithm for High Speed and Precision Fixed Angle of Rotation[J]. Acta Electronica Sinica, 2016, 44(2): 485-490.
[11] MEHER P K, PARK S Y. CORDIC Designs for Fixed Angle of Rotation[J]. IEEE Transactions on Very Large Scale Integration(VLSI) Systems, 2013, 21(2): 217-228.
[12] 姚亚峰, 付东兵, 杨晓非. 基于CORDIC改进算法的高速DDS电路设计[J]. 华中科技大学学报: 自然科学版, 2009, 37(2): 25-27.
YAO Yafeng, FU Dongbing, YANG Xiaofei. Implement of High Speed DDS Circuit Design Using Improved CORDIC Algorithm[J]. Journal of Huazhong University of Science and Technogy: Natural Science Edition, 2009, 37(2): 25-27.
[13] MADISETTI A, KWENTUS A Y, Jr WILLSON A N. A 100MHz, 16b, Direct Digital Frequency Synthesizer with a 100dBc Spurious Free Dynamic Range[J]. IEEE Journal of Solid-State Circuits, 1999, 34(8): 1034-1043.
[14] JUANG T B, HSIAO S F, TSAI M Y. Para-CORDIC: Parallel CORDIC Rotation Algorithm[J]. IEEE Transactions on Circuits and Systems Ⅰ: Regular Papers, 2004, 51(8): 1515-1524.
[15] KAMBO H M A D, KHAN S A. IS-CORDIC: a Fixed-point Inverse Recoded Single Iteration CORDIC Architecture[J]. International Journal of Electronics, 2014, 101(6): 789-807. |