[1] Xiang D, Zhang Y. Cost-effective Power-aware Core Testing in NoCs Based on a New Unicast-based Multicast Scheme [J]. IEEE Trans on Computer-Aided Design of Integrated Circuits and Systems, 2011, 30(1): 135-147.
[2] Sgroi M, Sheets M, Mihal A, et al. Addressing the System-on-a-chip Interconnect Woes through Communication-based Design [C]//Design Automation Conference. Las Vegas: IEEE, 2001: 667-672.
[3] Fujikata J, Nishi K, Gomyo A, et al. LSI On-Chip Optical Interconnection with Si Nano-Photonics [J]. IEICE Transon Electronics, 2008, 91-C(2): 131-137.
[4] Kumar S, Jantsch A, Soininen J, et al. A Network on Chip Architecture and Design Methodology [C]//International Symposium VLSI (ISVLSI). Pittsburgh: IEEE, 2002: 117-124.
[5] Leiserson C E. Fat Trees: Universal Networks for Hardware Efficient Super Computing [J]. IEEE Trans on Computer, 1985, 34(10): 892-901.
[6] Gu H X, Wang S Q, Yang Y T, et al. Design of Butterfly Fat Tree Optical Network on Chip [J]. Journal of Optical Engineering, 2010, 49(9): 095402(7).
[7] Pande P P, Grecu C, Ivanov A, et al. Design of a Switch for Network on Chip Applications [C]//International Symposium on Circuits and Systems (ISCAS): 5. Bangkok: IEEE, 2003: 217-220.
[8] Li Z, Fay D. Spectrum: a Hybrid Nanophotonic-Electric On-Chip Network [C]//46th ACM/IEEE Design Automation Conference (DAC). San Francisco: IEEE, 2009: 575-580.
[9] Poon A, Luo W, X. Cascaded Microresonator-Based Matrix Switch for Silicon On-Chip Optical Interconnection [J]. Proceedings of the IEEE, 2009, 97(7): 1216-1238.
[10] Koohi S, Hessabi S. Contention-Free on-Chip Routing of Optical Packets [C]//3rd ACM/IEEE International Symposium on Networks-on-Chip (NOCS'09). San Diego: IEEE, 2009: 134-143.
[11] Petracca M, Lee B G. Photonic NoCs: System-Level Design Exploration [J]. IEEE Micro, 2009, 29(4): 74-85.
[12] Rijpkema E, Goossens K, Radulescu A, et al. Tradeoffs in the Design of a Router with Both Guaranteed and Best-Effort Services for Networks on Chip [J]. IEE Proceedings of Computers and Digital Techniques, 2003, 150(5): 294-302.
[13] Shacham A, Bergman K, Carloni L P, et al. On the Design of a Photonic Network-on-Chip [C]//First International Symposium on Network-on-Chip. Princeton: IEEE, 2007: 53-64.
[14] Kumar S, Jantsch A, Soininen J P, et al. A Network on Chip Architecture and Design Methodology [C]//IEEE Computer Society Annual Symposium on VLSI. Pittsburgh: IEEE, 2002: 105-112.
[15] Kariniemi H, Nurmi J. New Adaptive Routing Algorithm for Extended Generalized Fat Trees On-chip [C]//in International Symposium on System-on-Chip. Tampere: IEEE, 2003: 113-118.
[16] Shacham A, Bergman K, Carloni L P. On the Design of a Photonic Network-on-Chip [C]//First International Symposium on Network-on-Chip. Princeton: IEEE, 2007: 53-64.
[17] Gu H X, Xu J, Zhang W. A Low-power Fat tree-based Optical Network-on-Chip for Multiprocessor System-on-Chip Design [C]//Automation and Test in Europe Conference and Exhibition (DATE). Nice: IEEE, 2009: 3-8.
[18] Pande P P, Grecu C, Ivanov A, et al. Design of a Switch for Network on Chip Applications [C]//International Symposium on Circuits and Systems (ISCAS): 5. Bangkok: IEEE, 2003: 217-220.
[19] Xu Q, Manipatruni S, Schmidt B, et al. 12.5 Gbit/s Carrier Injection-based Silicon Microring Silicon Modulators [J]. Optics Express, 2007, 15(2): 430-436. |