[1]Mukherjee B, Dandapat A K. Design of Combinational Circuits by Cyclic Combinational Method for Low Power VLSI [C]//2010 International Symposium on Electronic System Design. Piscataway: IEEE Computer Society, 2010: 107-112.
[2] Chan T. A Robust Multithreaded HDL/ESL Simulator for Deep Submicron Integrated Circuit Designs [C]//IEEE Asia Pacific Conference on Circuits and Systems. Piscataway: IEEE, 2012: 416-419.
[3] Huang H Y, Huang C Y, Chen C H. Tile-based GPU Optimizations through ESL Full System Simulation[C]//IEEE International Symposium on Circuits and Systems. Washington: IEEE Computer Society, 2012: 1327-1330.
[4] Chen Weiwei, Dmer R. An Optimizing Compiler for Out-of-order Parallel ESL Simulation Exploiting Instance Isolation [C]//17th Asia and South Pacific Design Automation Conference. Piscataway: IEEE, 2012: 461-466.
[5] Yoshikawa Y. A Binding Algorithm in High-level Synthesis for Path Delay Testability [C]//18th Asia and South Pacific Design Automation Conference. Piscataway: IEEE, 2013: 546-551.
[6] Neiroukh O, Edwards S A, Song Xiaoyu. An Efficient Algorithm for the Analysis of Cyclic Circuits [C]//Proceedings of IEEE Computer Society Annual Symposium on Emerging VLSI Technologies and Architectures. Piscataway: IEEE, 2006: 303-308.
[7] Shiple T R, Berry G, Touati H. Constructive Analysis of Cyclic Circuits [C]//Proceedings of European Design and Test Conference. Los Alamitos: IEEE,1996: 328-333.
[8] Riedel M D, Bruck J. The Synthesis of Cyclic Combinational Circuits [C]//Proceedings of IEEE Design Automation Conference. Piscataway: IEEE, 2003: 163-168.
[9] Agarwal V, Kankani N, Rao R, et al. An Efficient Combinationality Check Technique for the Synthesis of Cyclic Combinational Circuit [C]//Proceedings of the Asia and South Pacific Design Automation Conference. Piscataway: IEEE, 2005: 212-215.
[10] Raghunathan A, Ashar P, Malik S. Test Generation for Cyclic Combinational Circuits [J]. IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems, 1995, 14(11): 1408-1414.
[11] Larouche M, Massé A B, Goboury S, et al. Solving Equations on Words through Boolean Satisfiability [C]//28th Annual ACM Symposium on Applied Computing. New York: Association for Computing Machinery, 2013:104-106.
[12] Wang J, Chen J L, Yu C F, et al. A Quantum Method to Test the Satisfiability of Boolean Functions [C]//Proceedings-2012 IEEE 11th International Conference on Solid-State and Integrated Circuit Technology. Piscataway: IEEE, 2012: 1-5.
[13] Neiroukh O, Edwards S A, Song Xiaoyu. Transforming Cyclic Circuits Into Acyclic Equivalents[J]. IEEE Transactions on Computer-aided Design of Integrated Circuits and Systems, 2008, 27(10): 1775-1787.
[14] Stok L. False Loops through Resource Sharing [C]//IEEE/ACM International Conference on Computer-Aided Design. Los Alamito: IEEE, 1992: 345-348.
[15] Gupta A, Selvidge C. Acyclic Modeling of Combinational Loops [C]//Proceedings of the ICCAD-2005: International Conference on Computer-Aided Design. Piscataway: IEEE, 2005: 343-347.
[16] Riedel M D, Bruck J. Cyclic Boolean Circuits[J]. Discrete Applied Mathematics, 2012, 160(13-14): 1877-1900.
[17] Backes J D, Riedel M D. The Synthesis of Cyclic Dependencies with Boolean Satisfiability[J]. ACM Transactions on Design Automation of Electronic Systems, 2012, 17(4): 1-24.
[18] Rivest R L. The necessity of feedback in Minimal Monotone Combinational Circuits[J]. IEEE Transactions on Computers, 1977, 26(6): 606-607.
[19] Mohanty S P. Shortest String Containing All Permutations[J]. Discrete Mathematics, 1980, 31(1): 91-95.
[20] Bouroncle F. Efficient Chaotic Iteration Strategies with Widenings[C]//International Conference on Formal Methods in Programming and Their Applications. Berlin: Springer, 1993: 128-141.
[21] 潘伟涛, 谢元斌, 郝跃, 等. 二同构扩展数字集成电路规律性提取算法[J]. 西安电子科技大学学报, 2009, 36(3): 452-462.
Pan Weitao, Xie Yuanbin, Hao Yue, et al. Two-isomorphic Extending Algorithm for Regularity Extraction in Digital Integrated Circuits[J]. Journal of Xidian University, 2009, 36(3): 452-462.
[22] Edwards S A. Making Cyclic Circuits Acyclic [C]//Proceedings of the 40th Design Automation Conference. Piscataway: IEEE, 2003: 159-162. |