[1] Yang Zuoting, Wang Hongwei, Qiao Weidong, et al. The Research of Space Telescope CCD Camera Image Resource Simulative System [C]//International Conference on Electronics and Optoelectronics. Piscataway: IEEE Computer Society, 2011: 386-389.
[2] 刘鸿雁, 栾孝丰, 刘传军. 低噪声高速全差分BiCMOS电荷泵锁相环设计 [J]. 西安电子科技大学学报, 2009, 36(3): 441-446.
Liu Hongyan, Luan Xiaofeng, Liu Chuanjun. Design of the Low-noise High-speed Differential Charge-pump Phase-look Loop [J]. Journal of Xidian University, 2009, 36(3): 441-446.
[3] Best R E. Phase-locked Loops: Theory, Design and Applications [M]. New York: McGraw-Hill, 1998.
[4] Shi F, Wu X, Yan Z. Improved Analytical Delay Models for RC-coupled Interconnects[J]. IEEE Transactions on Very Large Scale Integration (VLSI) Systems, 2014, 22(7): 1639-1644.
[5] Shinagawa M, Akazawa Y, Wakimoto T. Jitter Analysis of High-speed Sampling Systems[J]. IEEE Journal of Solid-state Circuits, 1990, 25(1): 220-224.
[6] Lin Weiming, Teng Kuangfu, Liu ShenIuan. A Delay-locked Loop with Digital Background Calibration [C]//IEEE Asian Solid-state Circuits Conference. Piscataway: IEEE, 2009: 317-320.
[7] Deng Wei, Siriburanon M A, Miyahara T, et al. A 0.022mm2 970μW Dual-loop Injection-locked PLL with -243dB FOM Using Synthesizable All-digital PVT Calibration Circuits [C]//IEEE International Solid-state Circuits Conference Digest of Technical Papers. Piscataway: IEEE, 2013: 248-249.
[8] Hafez A A, Yang C K K. A Multi-phase Multi-frequency Clock Generator Using Superharmonic Injection Locked Multipath Ring Oscillators as Frequency Dividers[C]//IEEE Asian Solid State Circuits Conference. Piscataway: IEEE, 2012: 289-292.
[9] Tan A H Y, Wei G Y. Phase Mismatch Detection and Compensation for PLL/DLL Based Multi-phase Clock Generator[C]//IEEE Custom Integrated Circuits Conference. Piscataway: IEEE, 2006: 417-420.
[10] Herzel F, Razavi B. A Study of Oscillator Jitter Due to Supply and Substrate Noise[J]. IEEE Transactions on Circuits and Systems, 1999, 46(1): 56-62. |