[1] |
BERTOZZI D, BENINI L. Xpipes:A Network-on-Chip Architecture for Gigascale Systems-on-Chip[J]. IEEE Circuits and Systems Magazine, 2004, 4(2):18-31.
doi: 10.1109/MCAS.2004.1330747
|
[2] |
AJAY T, AI-HAWAJ K, AMARNATH A, et al. Celerity:An Open Source RISC-V Tiered Accelerator Fabric (2017)[C/OL].[2017-08-21]. http://mesl.ucsd.edu/pubs/Ajayi_HOTCHIPS2017.pdf.
|
[3] |
FURBER S, BOGDON P. SpiNNaker:A Spiking Neural Network Architecture[M]. Hanover: Now Publishers, 2020:1-350.
|
[4] |
王佳文. 3D NoC关键技术研究[D]. 南京: 南京大学, 2012.
|
[5] |
JING M E, REN P S, ZHOU W C, et al. Evaluation of Buffer Organizations for Network-on-Chip[C]// 2012 IEEE 11th International Conference on Solid-State and Integrated Circuit Technology.Piscataway:IEEE, 2012:1-3.
|
[6] |
MADHUBALA T, KARTHIKA P, SOBANA S. A Competent Performance Estimation of King Torus Topology[C]// 2017 International Conference on I-SMAC (IoT in Social,Mobile,Analytics and Cloud)(I-SMAC).Piscataway:IEEE, 2017:214-217.
|
[7] |
雷磊. 基于GALS的片上网络路由技术研究[D]. 哈尔滨: 哈尔滨工程大学, 2015.
|
[8] |
VED S N, ARYA A, BHANGE A, et al. A Comparative Study of Input Port and Crossbar Configurations in NoC Router Microarchitectures[C]// 2017 4th International Conference on Signal Processing and Integrated Networks (SPIN).Piscataway:IEEE, 2017:121-125.
|
[9] |
MICHELOGIANNAKIS G, SANCHEZ D, DALLY W J, et al. Evaluating Bufferless Flow Control for On-Chip Networks[C]// Proceedings of the 4th ACM/IEEE International Symposium on Networks-on-Chip (NOCS 2010).Piscataway:IEEE, 2010:1-8.
|
[10] |
MICHELOGIANNAKIS G, DALLY W J. Elastic Buffer Flow Control for On-Chip Networks[J]. IEEE Transactions on Computers, 2013, 62(2):295-309.
doi: 10.1109/TC.2011.237
|
[11] |
CUMMINGS C E. Simulation and Synthesis Techniques for Asynchronous FIFO Design (2002)[R/OL].[2002-01-01]http://www.researchgate.net/publication/252160343.
|
[12] |
DALLYW J, POULTON J W. Digital Systems Engineering[M]. Cambridge: Cambridge University Press, 1998:1-636.
|
[13] |
KIM D, KIM M, SOBELMANG E. Asynchronous FIFO Interfaces for GALS On-Chip Switched Networks (2005)[J/OL].[2005-01-01]. http://citeseerx.ist.psu.edu/viewdoc/download?doi=10.1.1.136.970&rep=rep1&type=pdf.
|
[14] |
ALAAUDEEN K.M. VENGATESH KUMAR S. A Ultra-Low Power Router Design for Network on Chip[J]. International Journal of Applied Control,Electrical and Electronics Engineering (IJACEEE), 2018, 6(1):23-32.
|
[15] |
HUANG P T, HWANG W. 2-Level FIFO Architecture Design for Switch Fabrics in Network-on-Chip[C]// 2006 IEEE International Symposium on Circuits and Systems.Piscataway:IEEE, 2006:4863-4866.
|
[16] |
EFFIONG C, SASSATELLI G, GAMATIE A. Scalable and Power-Efficient Implementation of an Asynchronous Router with Buffer Sharing[C]// 2017 Euromicro Conference on Digital System Design.Piscataway:IEEE, 2017:171-178.
|
[17] |
HASSAN H, SAID M, KIM H W. Performance Evaluation of Buffer Sharing Routers for Network on Chip[C]// 2016 IEEE 59th International Midwest Symposium on Circuits and Systems (MWSCAS).Piscataway:IEEE, 2016:1-4.
|