Journal of Xidian University ›› 2022, Vol. 49 ›› Issue (2): 125-134.doi: 10.19665/j.issn1001-2400.2022.02.015

• Information and Communications Engineering • Previous Articles     Next Articles

Timing and area optimized re-configurable network-on-chip router

HU Dongwei1(),SHANG Delong2,ZHANG Yong1(),WANG Linan1()   

  1. 1. 54th Institute of China Electronics Technology Corporation,Shijiazhuang 050080,China
    2. Nanjing Institute of Intelligent Technology,Nanjing 211100,China
  • Received:2020-08-13 Online:2022-04-20 Published:2022-05-31

Abstract:

The Network-on-Chip Router is the key component of multi/many-core processors.In this paper,firstly the schematic architectures of the synchronous First-Input-First-Output (FIFO) buffer and asynchronous FIFO buffer are reviewed with their latencies addressed.Then the architectures of the Network-on-Chip (NoC) and its router are introduced.With the previous foundations,an optimized clock tree distribution scheme,as well as the NoC router implementation under this clock tree distribution scheme,are proposed.With this novel clock tree optimization,the latency of the NoC is greatly reduced.In addition,in order to decrease the area of the register based FIFO,the latch based FIFO is proposed.Single tick latch writing is ensured.And sharing multiple FIFOs is proposed.The proposed techniques are especially useful for embedded low-power many-core processors.

Key words: first-input-first-output, network-on-chip, router

CLC Number: 

  • TN4