[1] Friedman P G. Clock Distribution Networks in Synchronous Digital Integrated Circuits[J]. Prco of IEEE, 2001, 89(5): 665-692.
[2] Vangal S R, Howard J, Ruhl G, et. al. An 80-Tile Sub-100-W TeraFLOPS Processor in 65-nm CMOS[J]. IEEE Joural of Solid-state Circurits, 2008, 43(1): 29-41.
[3] Narasimhan A, Divekar S, Elakkumanan P, et al. A Low-power Current mode Clock Distribution Scheme for Multi-GHz NoC-based SoCs[C]//18th International Conference on VLSI Design. Kolkata: IEEE, 2005: 130-133.
[4] Tawfik S A, Kursun V. Dual-VDD Clock Distribution for Low Power and Minimum Temperature Fluctuations Induced Skew[C]//ESQED 07, 8th International symposium on Quality Electronic Design. Washington: IEEE, 2007: 73-78.
[5] Mohammad K, Liu Bao, Agaian S. Energy Efficient Swing Signal Generation Circuits for Clock Distribution Networks[C]//IEEE International Conference on Syterms, Man and Cybernetics. San Antonio: IEEE, 2009: 3495-3498.
[6] Ho R, Ono T, Hopkins R D, et al. High Speed and Low Energy Capacitively Driven On-Chip Wires[J]. IEEE Journal of Solid-State Circuits, 2008, 43(1): 52-60.
[7] Mensink E, Schinkel E, Klumperink E A M, et al. Power Efficient Gigabit Communication Over Capacitively Driven RC-Limited On-Chip Interconnects[J]. IEEE Journal of Solid-State Circuits, 2010, 45(2): 447-456.
[8] 王世庆, 顾华玺, 朱樟明. 网格型胖树: 一种片上光网络新结构 [J]. 西安电子科技大学学报, 2011, 38(6): 8-14.
Wang Shiqing, Gu Huaxi, Zhu Zhangming. Fat tree of Mesh(FoM): a New Optical Network on Chip Architecture[J]. Journal of Xidian University, 2011, 38(6): 8-14.
[9] 刘毅, 杨银堂, 周东红. 一种面向片上网络的多时钟路由器设计 [J]. 西安电子科技大学学报, 2011, 38(2): 146-150.
Liu Yi, Yang Yintang, Zhou Donghong. Multi-clock Router Designed for the Network-on-chip[J]. Journal of Xidian University, 2011, 38(2): 146-150.
[10] Seok M, Blaauw D, Sylvester D. Clock Network Design for Ultra-Low Power Applications[C]//ACM/IEEE International Symposium on Low-Power Electronics and Design. Austin: IEEE, 2010: 271-276.
[11] Sekar D C. Clock Trees: Differential or Single Ended? [C]//ISQED 2005, Sixth Inernational Symposium on Quality of Electronic Design. San Jose: IEEE, 2005: 548-553.
[12] Seo J S, Ho R, Lexau J, et al. High-Bandwidth and Low-Energy On-Chip Signaling with Adaptive Pre-Emphasis in 90nm CMOS[C]//ISSCC Digest of Technical Papers. San Francisco: IEEE, 2010: 182-183.
[13] Miural N, Ishikurol H, Sakurai T, et al. A 0.14pJ/b Inductive-Coupling Inter-Chip Data Transceiver with Digitally-Controlled Precise Pulse SOhapin Pulse Shaping[C]//ISSCC 2007,Digest of Technical Pages, IEEE International. San Francisco: IEEE, 2007: 358-359.
[14] Wicht B, Nirschl T, Schmitt-Landsiedel D. Yield and Speed Optimization of a Latch-Type Voltage Sense Amplifier[J]. IEEE Journal of Solid-State Circuits, 2004, 39(7): 1148-1158. |