J4
• Original Articles • Previous Articles Next Articles
GUO Jie;WU Cheng-ke;WANG Ke-yan;MA Jing;ZHANG Lei
Received:
Revised:
Online:
Published:
Contact:
Abstract: A new optimized-approximate integer-to-integer wavelet transform of the JEPG2000 scheme is proposed. And from the hardware perspective, the corresponding line-based VLSI based on the lifting scheme is put forward. Considering that the dynamic range of the wavelet coefficients is limited, this scheme ensures higher precision of the wavelet transform and accordingly improves the quality of image compression by preserving efficiently fractions of wavelet coefficients in lifting steps. Thanks to the line-based architecture in hardware implementation, the horizontal transform and vertical transform can be executed in a parallel way. Experiments show that on a Xilinx FPGA marked XC2V3000, the architecture requires only 27% resources and achieves a higher clock frequency up to 66MHz. Compared with other existing wavelet transform architectures, the proposed architecture not only advances performance of the integer-to-integer wavelet transform, with advantages of high parallelism and reduction in storage, but also guarantees total levels of the wavelet transform during the time T that an image is scanned line by line.
Key words: wavelet transforms, lifting scheme, optimized-approximate, VLSI circuits
CLC Number:
GUO Jie;WU Cheng-ke;WANG Ke-yan;MA Jing;ZHANG Lei. Optimized-approximate integer-to-integer wavelet transform and its VLSI architecture of JPEG2000 codec [J].J4, 2008, 35(2): 210-215.
0 / / Recommend
Add to citation manager EndNote|Reference Manager|ProCite|BibTeX|RefWorks
URL: https://journal.xidian.edu.cn/xdxb/EN/
https://journal.xidian.edu.cn/xdxb/EN/Y2008/V35/I2/210
Hardware-oriented rate control algorithm for JPEG2000 and its VLSI architecture design
Cited