[1] 刘有耀, 韩俊刚. 一种星簇双环片上网络拓扑结构 [J]. 西安电子科技大学学报,2009,36(6):1063-1069.
Liu Youyao, Han Jungang. Star-cluster Double-loop Topology for the Network-on-chip[J]. Journal of Xidian University, 2009,36(6):1063-1069.
[2] Rostislav D, Vishnyakov V, Friedman, et al. An Asynchronous Router for Multiple Service Levels Networks on chip [C]//Proceedings of the 11th IEEE International Symposium on Asynchronous Circuits and Systems. New York: IEEE CS Press, 2005: 44-53.
[3] 林世俊, 张凡, 金德鹏. 分布式同步的GALS片上网络及其接口设计 [J]. 清华大学学报(自然科学版),2008, 48(1):32-35.
Lin Shijun, Zhang Fan, Jin Depeng. GALS Network-on-Chip with a Distributed-synchronous Mechanism [J]. Journal of Tsinghua University(Science and Technology) , 2008, 48(1):32-35.
[4] Asghari S A, Pedram H, Khademi M. A Flexible Design of Network on Chip Router based on Handshaking Communication Mechanism [C]//Proceedings of the 14th International CSI Computer Conference. Tehran: IEEE CS Press, 2009: 225-230.
[5] Arun J. Networks-on-Chip Based High Performance Communication Architectures for FPGAs [D]. Ohio: Univ of Cincinnati 2008.
[6] Lu Z, Jantsch A. Admitting and Ejecting Flits in Wormhole-Switched Network on Chip [J]. IET Computer &Digital Techniques,2007,1(5):546-556.
[7] Cumings C E. Simulation and Synthesis Techniques for Asynchronous FIFO Design[C/OL].[2010-9-6]. http://www.sunburst-design.com/papers/.
[8] Apperson R W, Zhiyi Y, Meeuwsen M J, et al. A Scalable Dual-Clock FIFO for Data Transfers Between Arbitrary and Haltable Clock Domains [J]. IEEE Trans on VLSI Systems,2007,15(10):1125-1134.
[9] Samman F A, Hollstein T, Glesner M. Flexible Parallel Pipeline Network-on-chip Based on Dynamic Packet Identity Management [C]//Proceedings of the 2008 IEEE International Parallel & Distributed Processing Symposium. New Jersey: IEEE, 2008: 1-8. |