J4

• Original Articles •     Next Articles

Study of the hot carrier reliability of the flash memory

ZHENG Xue-feng;HAO Yue;LIU Hong-xia;LI Pei-xian;LIU Dao-guang;HAN Xiao-liang

  

  1. (Research Inst. of Microelectronics, Xidian Univ., Xi'an 710071, China)
  • Received:1900-01-01 Revised:1900-01-01 Online:2004-12-20 Published:2004-12-20

Abstract: A method for measuring the coupling rate of the floating-gate voltage in flash memory cells is presented and proved to be feasible. Meanwhile, the degradation of negative gate source-side erased flash memory cells is investigated. Interface states and oxide traps were generated by hot-carrier injection near the source during this erasing process, by which the SILC generated is the major cause for device degradation, on the basis of which, three possible conduction mechanisms are described. he steady-state current and the transient one in the SILC are measured respectively. The conclusion can be drawn from this study that the reliability issue under the action of reading stress is mainly caused by electron tunneling through oxide.

Key words: flash memory, coupling rate, SILC

CLC Number: 

  • TN406