J4 ›› 2009, Vol. 36 ›› Issue (3): 557-562.

• Original Articles • Previous Articles     Next Articles

Design of the low-noise high-speed differential charge-pump phase-lock loop

LIU Hong-yan1;LUAN Xiao-feng1;LIU Chuan-jun2
  

  1. (1. CPLA 92941 Unit, Huludao  125001, China;
    2. STMicroelectronics, Shanghai  200241, China)
  • Received:2008-09-24 Revised:2008-11-20 Online:2009-06-20 Published:2009-07-04
  • Contact: LIU Hong-yan E-mail:liuhongyan4213@126.com

Abstract:

A high-performance Charge Pump Phase Lock Loop(CPPLL) of low-noise high-speed is presented. The all-differential structure is used in design; Two kinds of high-speed low-power consumption logic circuits—CMOS and Current Mode Logic(CML) are introduced to compose the operation unit; the proposed differential charg-pump loop-filter saves the die area observably. The entire circuit is implemented in the 0.6 μm BiCMOS process. Results from HSPICE simulation show that the power dissipation is  77 mW, that the center-frequency is 223 MHz, and that the frequency range is 102 MHz~800 MHz. The specifications are satisfied and the characteristics such as noise, speed, and power consumption are optimized remarkably.

Key words: low noise, high speed, charge pump, PLL

CLC Number: 

  • TN433