[1] OH T, VENKATRAM H, MOON U K. A Time-based Pipelined ADC Using Both Voltage and Time Domain Information [J]. IEEE Journal of Solid-state Circuits, 2014, 49(4): 961-971.
[2] 杨银堂, 李迪, 石立春, 等. 一种用于14位1.28MS/s ΣΔ ADC的数字抽取滤波器设计[J]. 西安电子科技大学学报, 2010, 37(2): 315-319.
YANG Yintang, LI Di, SHI Lichun, et al. Decimation Filter Design for 14-bit 1.28MS/s Sigma-delta ADC [J]. Journal of Xidian University, 2010, 37(2): 315-319.
[3] 杨银堂, 袁俊, 张钊锋, 等. 256MHz采样71dB动态范围连续时间ΣΔ ADC设计[J]. 西安电子科技大学学报, 2015, 42(1): 10-15.
YANG Yintang, YUAN Jun, ZHANG Zhaofeng, et al. Continuous Time ΣΔ ADC Design with 256MHz Sampling and 71dB DR [J]. Journal of Xidian University, 2015, 42(1): 10-15.
[4] PASHAEEFAR M, ASHTIANI S J. A Novel 8-bit 20-MS/s Folded Residue Amplification Based Pipelined ADC[J]. Analog Integrated Circuits and Signal Processing, 2014, 79(1): 177-182.
[5] SILVEIRA F, FLANDRE D, JESPERS P G A. A gm/ID Based Methodology for the Design of CMOS Analog Circuits and Its Application to the Synthesis of a Silicon-on-insulator Micropower OTA [J]. IEEE Journal of Solid-state Circuits, 1996, 31(9): 1314-1319.
[6] YANG W, KELLY D, MEHR I, et al. A 3-V 340-mW 14-b 75-M Sample/s CMOS ADC with 85-dB SFDR at Nyquist Input [J]. IEEE Journal of Solid-state Circuits, 2001, 36(12): 1931-1936.
[7] SHU G H, FAN M J, SHU C, et al. A 12-bit 50-MS/s Pipelined Analog-to-Digital Converter in 65nm CMOS[C]//IEEE International Conference on Solid-state and Integrated Circuit Technology. New York: IEEE, 2010: 563-565.
[8] YAVARI M, SHOAEI O, SVELTO F. Hybrid Cascode Compensation for Two-stage CMOS Operational Amplifiers[C]//IEEE International Symposium on Circuits and Systems. New York: IEEE, 2005: 23-26.
[9] ARDAKANI H A, DEHGHANI R, ASGARI V. A Compensation Strategy for Two-stage Operational Transconductance Amplifiers Based on Zero Splitting[C]//22nd Iranian Conference on the Electrical Engineering. Iranian: ICEE, 2014: 20-22.
[10] LIU S B, ZHU Z M, YANG Y T, et al. A High Speed Low Power Low Offset Dynamic Comparator Used in SHA-less Pipelined ADC[J]. Journal of Semiconductors, 2014, 5: 114-121.
[11] LEE H Y, LIU S L. A 8-bit 140MS/s Pipelined ADC Using Folded Sample-and-Hold Stage [C]//2007 IEEE International Conference on Electron Devices and Solid-state Circuits. Piscataway: IEEE, 2007: 357-360. |