[1] Fan Rong, Zhou Kai, Ma Zhuang, et al. A Digital Calibration Design for 10-bit Folding and Interpolating A/D转换器 [C]//Proc of IEEE International Conference on Electron Devices and Solid-State Circuits. Xi'an: IEEE, 2009: 346-349.
[2] Lu Yan, Lin Li, Xia Yefeng, et al. An 8-b 300MS/s Folding and Interpolating ADC for Embedded Applications [J]. Journal of Semiconductors, 2010, 31(6): 065015.
[3] 孟晓胜, 王百鸣, 闫杰. 两种流水折叠分级式A/D转换器及其结构比较 [J]. 电子学报, 2008, 36(8): 1651-1659.
Meng Xiaosheng, Wang Baiming, Yan Jie. Implementation of Two Pipelined Folding Subranging ADCs and Comparison on Their Different Architectures [J]. Acta Electronica Sinica, 2008, 36(8): 1651-1659.
[4] Chen Chunchieh, Chung Yulun, Chiu Cheni. 6-bit 1.6GS/s ADC with Low Input Capacitance in a 0.18μm CMOS [C]//Proc of 1st Asia Symposium on Quality Electronic Design. Kuala Lumpur: IEEE, 2009: 288-291.
[5] Pedro M F, Joao C V. Averaging Technique in Flash Analog-to-Digital Converters [J]. IEEE Trans on Circuits and Systems, 2004, 51(2): 233-253.
[6] Nakajima Y, Sakaguchi A, Ohkido T, et al. A Background Self-Calibrated 6b 2.7 GS/s ADC with Cascade-Calibrated Folding-Interpolating Architecture [J]. IEEE Journal of Solid-State Circuits, 2010, 45(4):707-718.
[7] Pan Hui, Abidi A A. Signal Folding in A/D Converters [J]. IEEE Trans on Circuits and Systems, 2004, 51(1): 3-14.
[8] Koen U, Jan V, Erik L, et al. Design Techniques and Implementation of an 8-bit 200-MS/s Interpolating/Averaging CMOS A/D Converter [J]. IEEE Journal of Solid-State Circuits, 2003, 38(3): 483-493.
[9] Figueiredo P M, Vital J C. Kickback Noise Reduction Techniques for CMOS Latched Comparators [J]. IEEE Trans on Circuits and Systems, 2006, 53(7): 541-545.
[10] Fahmy G A, Pokharel R K, Kanaya H, et al. A 1.2V 246μW CMOS Latched Comparator with Neutralization Technique for Reducing Kickback Noise [C]//IEEE Region 10 Conference. Fukuoka: IEEE, 2010: 1162-1165.
[11] 佟星元, 陈杉, 蔡乃琼, 等. 一种R-C-R组合式12位逐次逼近A/D转换器 [J]. 西安电子科技大学学报, 2010, 37(5): 904-910.
Tong Xingyuan, Chen Shan, Cai Naiqiong, et al. 12-bit SAR A/D Converter with an R-C-R Hybrid Architecture [J]. Journal of Xidian University, 2010, 37(5): 904-910.
[12] Zhengyu W, Mau-Chung F C. A 600-MSPS 8-bit CMOS ADC Using Distributed Track-and-Hold With Complementary Resistor Capacitor Averaging [J]. IEEE Trans on Circuits and Systems, 2008, 55(11): 3621-3627. |