›› 2012, Vol. 25 ›› Issue (1): 65-.

• 论文 • 上一篇    下一篇

基于FPGA的SDX总线与Wishbone总线接口设计

刘娟,张智鹏   

  1. (西安电子科技大学 电子工程学院,陕西 西安 710071)
  • 出版日期:2012-01-15 发布日期:2012-01-10
  • 作者简介:刘娟(1986—),女,硕士研究生。研究方向:信号与信息处理。

The Design of SDX-bus and Wishbone-Bus Interface Based on FPGA

 LIU Juan, ZHANG Zhi-Peng   

  1. (School of Electronics Engineering,Xidian University,Xi'an 710071,China)
  • Online:2012-01-15 Published:2012-01-10

摘要:

针对机载信息采集系统可靠性、数据管理高效性以及硬件成本的需求,介绍了基于硬件描述语言Verilog HDL设计的SDX总线与Wishbone总线接口转化的设计与实现,并通过Modelsim进行功能仿真,在QuartusⅡ软件平台上综合,最终在Altera公司的CycloneⅢ系列FPGA上调试。实验证明了设计的可行性。

关键词: Verilog HDL, SDX总线, Wishbone总线, Modelsim, QuartusⅡ

Abstract:

Aiming at the requirement of reliability,high data management efficiency as well as hardware cost of the airborne information acquisition system,this article mainly introduces the interface conversion of Sdx-bus and Wishbone-bus.The implementation of the design is based on Verilog HDL Language.It is simulated on the ModelSim software,synthesized on the Quartus platform and tested through FPGA from The Cyclone Ⅲ by Altera company.The results show that the design is feasible.

Key words: Verilog HDL;SDX-bus;Wishbone-bus;Modelsim;QuartusⅡ

中图分类号: 

  • TP334.7