›› 2013, Vol. 26 ›› Issue (9): 106-.

• 论文 • 上一篇    下一篇

一种新型高速宽带数字下变频器的FPGA实现

庞少龙,马志刚,吴子贤   

  1. (西安电子科技大学 电子工程学院,陕西 西安 710071)
  • 出版日期:2013-09-15 发布日期:2013-09-25
  • 作者简介:庞少龙(1988—),男,硕士研究生。研究方向:电子设计自动化。E-mail:pat_dragon@163.com。马志刚(1988—),男,硕士研究生。研究方向:电子设计自动化。吴子贤(1987—),女,硕士研究生。研究方向:电子设计自动化。

A New High-speed Variable-bandwise Digital Down-converter Based on FPGA

PANG Shaolong,MA Zhigang,WU Zixian   

  1. (School of Electronic Engineering,Xidian University,Xi'an 710071,China)
  • Online:2013-09-15 Published:2013-09-25

摘要:

数字下变频器是软件无线电宽带数字接收机的核心组成部分,经典的数字下变频结构难以实现高速率的混频与滤波,因此针对软件无线电系统小型化和低功耗的要求,提出一种新型的宽带数字接收机中数字下变频器的设计与FPGA实现方法,该方法采用基于多相滤波正交化处理从而实现数字接收机。文中分析了其设计原理以及FPGA实现,测试结果表明,设计具有良好的可扩展性和灵活性。

关键词: 软件无线电, 数字下变频, 正交化, 多相滤波, FPGA

Abstract:

Digital Down-Converter is a key component of Variable-bandwise digital receiver.Since it is hard for the typical DDC structure to implement high operation rates of mixing and filtering,for the miniaturization and low power requirements of SDR (Software Defined Radio),a new method is proposed for implementing Digital Down-Converter in Variable-bandwise digital receiver based on FPGA.This method is based on orthogonal poly-phase filter processing.This paper analyzes the principle of its design and FPGA implementation,and finally gives the test results,which shows that the design has good scalability and flexibility.

Key words: SDR;DDC;orthogonal;poly phase filter;FPGA

中图分类号: 

  • TN92