›› 2011, Vol. 24 ›› Issue (3): 53-.

• 论文 • 上一篇    下一篇

异步FIFO在FPGA与DSP通信中的运用

胡波,李鹏   

  1. (西安电子科技大学 电子工程学院,陕西 西安 710071)
  • 出版日期:2011-03-15 发布日期:2011-03-11
  • 作者简介:胡波(1984-),男,硕士研究生。研究方向:视频处理,基于FPGA的嵌入式系统设计。李鹏(1986-),男,硕士研究生。研究方向:视频处理。

Application of Asynchronous FIFO in Communication Between FPGA and DSP

 HU Bo, LI Peng   

  1. (School of Electronic Engineering,Xidian University,Xi'an 710071,China)
  • Online:2011-03-15 Published:2011-03-11

摘要:

利用异步FIFO实现FPGA与DSP进行数据通信的方案。FPGA在写时钟的控制下将数据写入FIFO,再与DSP进行握手后,DSP通过EMIFA接口将数据读入。文中给出了异步FIFO的实现代码和FPGA与DSP的硬件连接电路。经验证,利用异步FIFO的方法,在FPGA与DSP通信中的应用,具有传输速度快、稳定可靠、实现方便的优点。

关键词: 异步FIFO, FPGA与DSP数据通信, EMIFA

Abstract:

This article introduces the method of using asynchronous FIFO in communication between FPGA and DSP.The FPGA writes the data into FIFO under the control of the writing clock.After hand shaking with the FPGA,the DSP reads the data through the EMIFA interface.The article gives the detailed codes for asynchronous FIFO and the electric circuits for DSP.It is shown that the application of the asynchronous FIFO method in the communication between FPGA and DSP has the advantages of high transmission speed,stability,reliability and easy realization.

Key words: asynchronous FIFO;communication between FPGA and DSP;EMIFA

中图分类号: 

  • TN919.5