›› 2015, Vol. 28 ›› Issue (2): 164-.

• 论文 • 上一篇    下一篇

基于EDK的高速数据收发嵌入式用户IP核设计

范晓星,席鹏飞,孟琪   

  1. (西安电子科技大学 电子信息攻防对抗与仿真技术教育部重点实验室,陕西 西安 710071)
  • 出版日期:2015-02-15 发布日期:2015-02-16
  • 作者简介:范晓星(1987—),男,硕士研究生。研究方向:FPGA设计及片上嵌入式系统。E-mail:fanxiaoxing1987@126.com

Design of High-speed Data Transceiver Embedded User IP Core Based on EDK

FAN Xiaoxing,XI Pengfei,MENG Qi   

  1. (Ministry of Education Key Laboratory of Electronic Information Countermeasure and Simulation Technology Ministry of Education,Xidian University,Xi'an 710071,China)
  • Online:2015-02-15 Published:2015-02-16

摘要:

介绍了基于FPGA嵌入式系统的多通道高速数据收发模块的用户IP核设计。在Xilinx公司的ISE开发工具中,用FPGA器件中的硬核RocketIO及软核FIFO设计用户逻辑;使用嵌入式开发工具EDK封装成可在FPGA嵌入式系统中使用的用户自定义IP核,最后通过实际测试验证了该方法的实效性。

关键词: FPGA, EDK, 嵌入式, IP核, NPI总线, RocketIO, MPMC, PLB总线

Abstract:

This paper introduces the user IP core design of multi-channel high-speed data transceiver module FPGA-based embedded systems.Of the Xilinx's ISE development tools,FPGA devices hardcore and soft-core FIFO RocketIO is used to design the user logic.The custom FPGA IP core used in embedded systems is packed using the embedded development tools of EDK.The effectiveness of the method is verified by actual test.

Key words: FPGA;EDK;embedded;IP core;NPI bus;RocketIO;MPMC;PLB bus

中图分类号: 

  • TP331.2