›› 2015, Vol. 28 ›› Issue (5): 121-.

• 论文 • 上一篇    下一篇

基于FPGA的TPC编译码器设计与实现

李超   

  1. (中国电子科技集团公司第20研究所 通信部,陕西 西安 710068)
  • 出版日期:2015-05-15 发布日期:2015-05-19
  • 作者简介:李超(1983—),男,硕士,工程师。研究方向:通信与信号处理。Email:27314437@qq.com

Design and Realization of TPC Coding Based on FPGA

LI Chao   

  1. (Communications Division,20th Research Institute of CETC,Xi'an 710068,China)
  • Online:2015-05-15 Published:2015-05-19

摘要:

介绍了Turbo乘积码(TPC)的编译码原理,并对TPC码字结构进行了分析。在高斯信道下给出了子码为扩展汉明码(64,57,4)的TPC码的误码率性能,并对编译码器的模块设计进行说明,同时采用Altera公司的EP2S180芯片完成了方案验证。结果表明,在系统时钟为100 MHz的情况下,译码时延约为44 μs,可较好地满足实时性需求。

关键词: Turbo乘积码, 迭代译码, FPGA实现

Abstract:

This paper introduces the principle of encoding and decoding on Turbo Product Code (TPC),and analyzes the structure of TPC coding.Taking Subcode (64,57,4) extended Hamming code in Gauss channel,this paper presents the performance of signal to noise ratio,and introduces the design of the module for TPC coding.Finally the Altera EP2S180 chip is used to verify the scheme.Results show that when the system clock is 100 MHz,the decoding delay is approximately 44 μs,which can meet the requirement of realtimeness.

Key words: turbo product code;iterative decoding;FPGA realization

中图分类号: 

  • TN911.22