[1] 尤肖虎. FuTURE B3G研究开发与关键技术进展 [J]. 移动通信, 2006(6):18-22.
You Xiaohu. FuTURE B3G Research and Key Technology Development [J]. Mobile Communication, 2006(6):18-22.
[2] Zhang Xiaodong, Li Mingqi, Hu Honglin. DFT Spread Generalized Multi-carrier Scheme for Broadband Mobile Communications [C]//Personal Indoor and Mobile Radio Communications, PIMRC 2006. Helsinki: IEEE, 2006: 1-5.
[3] He Shousheng, Torkelson M. A New Approach to Pipeline FFT Processor [C]//The 10th International Parallel Processing Symposium Proceedings, IPPS'96. Honolulu: IEEE, 1996: 766-770.
[4] Lee H, Park I. Balanced Binary-Tree Decomposition for Area-Efficient Pipelined FFT Processing [J]. IEEE Trans on Circuits and System-Ⅰ: Regular Papers, 2007, 54(4): 889-900.
[5] Fan C, Lee M, Su G. A Low Multiplier and Multiplication Costs 256-point FFT Implementation with Simplified Radix-24 SDF Architecture [C]//IEEE Asia Pacific Conference on Circuits and Systems, APCCAS 2006. Singapore: IEEE, 2006: 1935-1938.
[6] Zhou Bin, Hwang D. Implementations and Optimizations of Pipeline FFTs on Xilinx FPGAs [C]//International Conference on Reconfigurable Computing and FPGAs, ReConFig'08. Cancun: IEEE, 2009: 325-330.
[7] 刘红侠, 杨靓, 黄巾, 等. 可变长FFT并行旋转因子高效产生算法及实现[J]. 西安电子科技大学学报, 2009, 36(3): 541-546.
Liu Hongxia, Yang Liang, Huang Jin, et al. Effective Algorithm of Parallel Twiddle Factor Generation for Programmable FFT Processing and Its Implementation[J]. Journal of Xidian University, 2009, 36(3): 541-546.
[8] Xiao Hao, Pan An, Chen Yun, et al. Low-cost Reconfigurable VLSI Architecture for Fast Fourier Transform [J]. IEEE Trans on Consumer Electronics, 2008, 54(4): 1617-1622.
[9] Sanchez M A, Garrido M, Lopez-Vallejo M, et al. Implementing FFT-Based Digital Channelized Receivers on FPGA Platforms[J]. IEEE Trans on Aerospace and Electronic Systems, 2008, 44(4): 1567-1585. |